完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Tingyouen_US
dc.contributor.authorSu, Chauchinen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.contributor.authorNidhi, Karunaen_US
dc.contributor.authorTu, Chilyen_US
dc.contributor.authorHuang, Shao-Changen_US
dc.date.accessioned2019-08-02T02:24:21Z-
dc.date.available2019-08-02T02:24:21Z-
dc.date.issued2019-01-01en_US
dc.identifier.isbn978-3-9819263-2-3en_US
dc.identifier.issn1530-1591en_US
dc.identifier.urihttp://hdl.handle.net/11536/152480-
dc.description.abstractThis paper investigates power MOSFET stress strategies for both package and chip aging evaluation. Two stress test methods are developed to speed up packaging and chip aging process respectively. As a result, the characteristics shifts of package and chip aging can be plotted independently. Thus, the measurement accuracy and measurement time can be improved. A test chip is designed and fabricated in a 0.15tm BCD process. The measured results demonstrate a 10kjtm power MOSFET has R-on increased by 72% after 6.3hr stress for the package aging. For the chip aging, the MOSFET has R-on increased by 12% after 600 times stress pulses. The measurement verifies that the accelerated aging in the package and the chip can be controlled separately.en_US
dc.language.isoen_USen_US
dc.subjectaccelerated agingen_US
dc.subjectaccelerated testingen_US
dc.subjectpower MOSFETen_US
dc.titlePackage and Chip Accelerated Aging Methods for Power MOSFET Reliability Evaluationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE)en_US
dc.citation.spage1661en_US
dc.citation.epage1666en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000470666100307en_US
dc.citation.woscount0en_US
顯示於類別:會議論文