完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHong, Hao-Chiaoen_US
dc.contributor.authorLin, Long-Yien_US
dc.date.accessioned2019-10-05T00:08:47Z-
dc.date.available2019-10-05T00:08:47Z-
dc.date.issued2019-09-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2019.2924251en_US
dc.identifier.urihttp://hdl.handle.net/11536/152869-
dc.description.abstractThis paper proposes an on-wafer test circuitry for rapidly and accurately characterizing the devices under tests (DUTs) of the DUT array in the wafer acceptance test (WAT) to qualify wafers faster and more reliably. The proposed test cell simply comprises a DUT and a selection MOSFET operating in the saturation region as a current buffer when being activated. An analog feedback loop with a replica-biasing circuit tracks the selected DUT's output current and automatically biases the selection MOSFET's gate so as to accurately duplicate the desired setup voltage at the selected DUT's output node. Comparing with conventional designs using the Kelvin sensing scheme to address the switches' IR drops, the proposed design has less transistor counts, shorter test time, and no risk of forward-bias p-n junctions. Consequently, it achieves a lower test cost and a higher test throughput. The whole proposed test circuitry including 1024 NMOS DUTs has been designed and fabricated in 90-nm CMOS. The active area is only 60 mu m by 800 mu m which is small enough to be placed into the scribe line on wafers as conventional WAT circuitry is. Measurement results demonstrate the proposed design's efficiency and capability of revealing local process variations.en_US
dc.language.isoen_USen_US
dc.subjectWafer acceptance testen_US
dc.subjecton-wafer test circuitryen_US
dc.subjectdevice array characterizationen_US
dc.subjectprocess variationen_US
dc.titleAccurate and Fast On-Wafer Test Circuitry for Device Array Characterization in Wafer Acceptance Testen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2019.2924251en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume66en_US
dc.citation.issue9en_US
dc.citation.spage3467en_US
dc.citation.epage3479en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000484209900022en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文