標題: | Late Breaking Results: An Efficient Learning-based Approach for Performance Exploration on Analog and RF Circuit Synthesis |
作者: | Pan, Po-Cheng Huang, Chien-Chia Chen, Hung-Ming 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-一月-2019 |
摘要: | An efficient synthesis technique for modern analog circuits is important yet challenging due to the repeatedly re-synthesis process. To precisely explore the analog circuit performance limitation on the required technology is time-consuming. This work presents a learning-based framework for searching the limitation of analog circuits. With hierarchical architecture, the dimension of solution space can be reduced. Bayesian linear regression and support vector machine model are selected to speed up the algorithm and better performance quality can be retrieved. Experimental results show that our approach on two analog circuits can achieve up to 9x runtime speed-up without surrendering performance qualities. |
URI: | http://dx.doi.org/10.1145/3316781.3322467 http://hdl.handle.net/11536/152901 |
ISBN: | 978-1-4503-6725-7 |
DOI: | 10.1145/3316781.3322467 |
期刊: | PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC) |
起始頁: | 0 |
結束頁: | 0 |
顯示於類別: | 會議論文 |