完整後設資料紀錄
DC 欄位語言
dc.contributor.authorNg, Chee-Kiten_US
dc.contributor.authorChiu, Kang-Lunen_US
dc.contributor.authorLin, Yu-Chunen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2019-10-05T00:09:47Z-
dc.date.available2019-10-05T00:09:47Z-
dc.date.issued2019-01-01en_US
dc.identifier.isbn978-1-7281-0397-6en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/152963-
dc.description.abstractA 50Gb/s all-digital adaptive noise-suppression (NS) feed-forward equalizer (AFFE) and adaptive decision feedback equalizer (ADFE) for 2-level pulse amplitude modulation (2-PAM) serial link systems is presented. Based on a parallel extended incremental coefficients-lookahead scheme (EICL), we propose a Dual Data-paths Self-Lookahead Filter (DD-SLF) for ADFE. DD-SLF architecture has better energy efficiency and hardware area than an original SLF architecture due to the number of delay elements in the feedback loop is reduced. Furthermore, gated clock technique with the design idea of register file architecture is used to replace the pipelined delay elements to save power. The whole equalizer which operates at 1GHz system clock rate with 50 parallelisms is implemented in 40nm CMOS technology with a 0.38mm(2) core area. The equalizer with 50Gb/s throughput rate achieves 2.6pJ/bit energy efficiency under 0.81V supply measurement results.en_US
dc.language.isoen_USen_US
dc.subjectserial linken_US
dc.subject2-PAM digital adaptive decision feedback equalizeren_US
dc.titleA 50 Gb/s Adaptive Dual Data-Paths NS-EICL ADFE with 50 Parallelisms for 2-PAM Systemsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage0en_US
dc.citation.epage0en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000483076402022en_US
dc.citation.woscount0en_US
顯示於類別:會議論文