標題: | ESD Protection Design of High-Linearity SPDT CMOS T/R Switch for Cellular Applications |
作者: | Hung, Tao-Yi Ker, Ming-Dou 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | ESD protection design;transient detection circuit;high-linearity switch;power-rail ESD clamp circuit;SPDT;T/R switch |
公開日期: | 1-一月-2019 |
摘要: | Electrostatic discharge (ESD) protection design for high-linearity single-pole double-throw (SPDT) transmit/receive switch (T/R switch) at 0.9/1.8 GHz GSM band was proposed and verified in a standard 0.18-mu m CMOS process. The SPDT CMOS T/R switch was implemented with body-floating technique, multi-stacked structure, and series-shunt topology to obtain low insertion loss, high power handling capability, and good isolation. With the proposed ESD protection design, the T/R switch can sustain human-body-model (HBM) ESD voltages of 3.5 kV under the posith e-to-V-ss stress and 5 kV under the negative-to-V-ss stress. Experimental results including ESD characteristics, RF performance, and failure analysis are presented. |
URI: | http://hdl.handle.net/11536/152967 |
ISBN: | 978-1-7281-0397-6 |
ISSN: | 0271-4302 |
期刊: | 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) |
起始頁: | 0 |
結束頁: | 0 |
顯示於類別: | 會議論文 |