完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Shin-Ping | en_US |
dc.contributor.author | Chen, Po-Hsun | en_US |
dc.contributor.author | Tsao, Yu-Ching | en_US |
dc.contributor.author | Chen, Hong-Chih | en_US |
dc.contributor.author | Zheng, Yu-Zhe | en_US |
dc.contributor.author | Chu, Ann-Kuo | en_US |
dc.contributor.author | Shih, Yu-Shan | en_US |
dc.contributor.author | Wang, Yu-Xuan | en_US |
dc.contributor.author | Wu, Chia-Chuan | en_US |
dc.contributor.author | Shih, Yao-Kai | en_US |
dc.contributor.author | Chung, Yu-Hua | en_US |
dc.contributor.author | Chen, Wei-Han | en_US |
dc.contributor.author | Wang, Terry Tai-Jui | en_US |
dc.contributor.author | Zhang, Sheng-Dong | en_US |
dc.contributor.author | Chang, Ting-Chang | en_US |
dc.date.accessioned | 2019-12-13T01:12:22Z | - |
dc.date.available | 2019-12-13T01:12:22Z | - |
dc.date.issued | 2019-11-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2019.2942149 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/153229 | - |
dc.description.abstract | We investigate the abnormal current-voltage (C-V) hump effect of p-type low-temperature polysilicon (LTPS) thin-film transistors (TFTs) which have undergone high current operations. Experimental results indicate localized electron trapping in the gate insulator (GI), which is carried out near the drain. The ON-current ( ${I}_{ \mathrm{\scriptscriptstyle ON}}$ ) enhancement is due to the reduction of effective length, and the OFF-current ( ${I}_{ \mathrm{\scriptscriptstyle OFF}}$ ) decrease as the electron tunneling path distance increases. These can be observed after hot carrier stress in current characteristics. The C-V measurements demonstrate that the threshold voltage ( ${V}_{\text {th}}$ ) shift is associated with the gate length. In addition, capacitance-voltage measurements also show that this localized trapping region remains the same in length, regardless of channel length. Hence, a model is proposed to explain how the electric field, which is gate length-dependent, affects the source side of the device, and then lowers the source barrier height. This leads to bulk leakage, which causes the subthreshold swing degradation at device scale down. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Stress | en_US |
dc.subject | Logic gates | en_US |
dc.subject | Hot carriers | en_US |
dc.subject | Thin film transistors | en_US |
dc.subject | Degradation | en_US |
dc.subject | Length measurement | en_US |
dc.subject | Current measurement | en_US |
dc.subject | Gate length-dependent | en_US |
dc.subject | hot carrier effect | en_US |
dc.subject | hump effect | en_US |
dc.subject | low-temperature polysilicon (LTPS) thin-film transistors (TFTs) | en_US |
dc.title | Abnormal C-V Hump Effect Induced by Hot Carriers in Gate Length-Dependent p-Type LTPS TFTs | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2019.2942149 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 66 | en_US |
dc.citation.issue | 11 | en_US |
dc.citation.spage | 4764 | en_US |
dc.citation.epage | 4767 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000494419900037 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |