完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Shin-Pingen_US
dc.contributor.authorChen, Po-Hsunen_US
dc.contributor.authorTsao, Yu-Chingen_US
dc.contributor.authorChen, Hong-Chihen_US
dc.contributor.authorZheng, Yu-Zheen_US
dc.contributor.authorChu, Ann-Kuoen_US
dc.contributor.authorShih, Yu-Shanen_US
dc.contributor.authorWang, Yu-Xuanen_US
dc.contributor.authorWu, Chia-Chuanen_US
dc.contributor.authorShih, Yao-Kaien_US
dc.contributor.authorChung, Yu-Huaen_US
dc.contributor.authorChen, Wei-Hanen_US
dc.contributor.authorWang, Terry Tai-Juien_US
dc.contributor.authorZhang, Sheng-Dongen_US
dc.contributor.authorChang, Ting-Changen_US
dc.date.accessioned2019-12-13T01:12:22Z-
dc.date.available2019-12-13T01:12:22Z-
dc.date.issued2019-11-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2019.2942149en_US
dc.identifier.urihttp://hdl.handle.net/11536/153229-
dc.description.abstractWe investigate the abnormal current-voltage (C-V) hump effect of p-type low-temperature polysilicon (LTPS) thin-film transistors (TFTs) which have undergone high current operations. Experimental results indicate localized electron trapping in the gate insulator (GI), which is carried out near the drain. The ON-current ( ${I}_{ \mathrm{\scriptscriptstyle ON}}$ ) enhancement is due to the reduction of effective length, and the OFF-current ( ${I}_{ \mathrm{\scriptscriptstyle OFF}}$ ) decrease as the electron tunneling path distance increases. These can be observed after hot carrier stress in current characteristics. The C-V measurements demonstrate that the threshold voltage ( ${V}_{\text {th}}$ ) shift is associated with the gate length. In addition, capacitance-voltage measurements also show that this localized trapping region remains the same in length, regardless of channel length. Hence, a model is proposed to explain how the electric field, which is gate length-dependent, affects the source side of the device, and then lowers the source barrier height. This leads to bulk leakage, which causes the subthreshold swing degradation at device scale down.en_US
dc.language.isoen_USen_US
dc.subjectStressen_US
dc.subjectLogic gatesen_US
dc.subjectHot carriersen_US
dc.subjectThin film transistorsen_US
dc.subjectDegradationen_US
dc.subjectLength measurementen_US
dc.subjectCurrent measurementen_US
dc.subjectGate length-dependenten_US
dc.subjecthot carrier effecten_US
dc.subjecthump effecten_US
dc.subjectlow-temperature polysilicon (LTPS) thin-film transistors (TFTs)en_US
dc.titleAbnormal C-V Hump Effect Induced by Hot Carriers in Gate Length-Dependent p-Type LTPS TFTsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2019.2942149en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume66en_US
dc.citation.issue11en_US
dc.citation.spage4764en_US
dc.citation.epage4767en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000494419900037en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文