完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chung, Chris Chun-Chih | en_US |
dc.contributor.author | Ko, Chun-Ming | en_US |
dc.contributor.author | Chao, Tien-Sheng | en_US |
dc.date.accessioned | 2019-12-13T01:12:23Z | - |
dc.date.available | 2019-12-13T01:12:23Z | - |
dc.date.issued | 2019-01-01 | en_US |
dc.identifier.issn | 2168-6734 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JEDS.2019.2940606 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/153240 | - |
dc.description.abstract | A self-limited low-temperature trimming process is demonstrated without surface morphology degradation. It shows great potential to control the trimming process with a large process window (400900 s). Subthreshold characteristics are improved and I<sub>off</sub> is drastically reduced (two orders of magnitude) with increasing trimming cycles. Full silicidation on the source/drain (FUSI-S/D) is performed to improve I<sub>on</sub>. Surprisingly, after silicidation, both I<sub>on</sub> and ${\boldsymbol{\mu }} _{\mathrm{ FE}}$ shows degradation despite that the series resistance is improved. An ultrathin body junctionless (UTB-JL) device is fabricated to investigate the degradation cause by direct CV measurement on the device, which can give us an insight into the details of the change with the silicidation. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Logic gates | en_US |
dc.subject | Chemicals | en_US |
dc.subject | Surface morphology | en_US |
dc.subject | Surface treatment | en_US |
dc.subject | Silicides | en_US |
dc.subject | Silicidation | en_US |
dc.subject | Ions | en_US |
dc.subject | Self-Limit | en_US |
dc.subject | low-temperature trimming | en_US |
dc.subject | fully silicided-S | en_US |
dc.subject | D | en_US |
dc.subject | vertically stacked | en_US |
dc.subject | poly-Si | en_US |
dc.subject | junctionless | en_US |
dc.subject | nanosheet | en_US |
dc.subject | monolithic 3D-ICs | en_US |
dc.title | Self-Limited Low-Temperature Trimming and Fully Silicided S/D for Vertically Stacked Cantilever Gate-All-Around Poly-Si Junctionless Nanosheet Transistors | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JEDS.2019.2940606 | en_US |
dc.identifier.journal | IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY | en_US |
dc.citation.volume | 7 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 959 | en_US |
dc.citation.epage | 963 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.identifier.wosnumber | WOS:000495118900008 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |