完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChung, Chris Chun-Chihen_US
dc.contributor.authorKo, Chun-Mingen_US
dc.contributor.authorChao, Tien-Shengen_US
dc.date.accessioned2019-12-13T01:12:23Z-
dc.date.available2019-12-13T01:12:23Z-
dc.date.issued2019-01-01en_US
dc.identifier.issn2168-6734en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JEDS.2019.2940606en_US
dc.identifier.urihttp://hdl.handle.net/11536/153240-
dc.description.abstractA self-limited low-temperature trimming process is demonstrated without surface morphology degradation. It shows great potential to control the trimming process with a large process window (400900 s). Subthreshold characteristics are improved and I<sub>off</sub> is drastically reduced (two orders of magnitude) with increasing trimming cycles. Full silicidation on the source/drain (FUSI-S/D) is performed to improve I<sub>on</sub>. Surprisingly, after silicidation, both I<sub>on</sub> and ${\boldsymbol{\mu }} _{\mathrm{ FE}}$ shows degradation despite that the series resistance is improved. An ultrathin body junctionless (UTB-JL) device is fabricated to investigate the degradation cause by direct CV measurement on the device, which can give us an insight into the details of the change with the silicidation.en_US
dc.language.isoen_USen_US
dc.subjectLogic gatesen_US
dc.subjectChemicalsen_US
dc.subjectSurface morphologyen_US
dc.subjectSurface treatmenten_US
dc.subjectSilicidesen_US
dc.subjectSilicidationen_US
dc.subjectIonsen_US
dc.subjectSelf-Limiten_US
dc.subjectlow-temperature trimmingen_US
dc.subjectfully silicided-Sen_US
dc.subjectDen_US
dc.subjectvertically stackeden_US
dc.subjectpoly-Sien_US
dc.subjectjunctionlessen_US
dc.subjectnanosheeten_US
dc.subjectmonolithic 3D-ICsen_US
dc.titleSelf-Limited Low-Temperature Trimming and Fully Silicided S/D for Vertically Stacked Cantilever Gate-All-Around Poly-Si Junctionless Nanosheet Transistorsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JEDS.2019.2940606en_US
dc.identifier.journalIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETYen_US
dc.citation.volume7en_US
dc.citation.issue1en_US
dc.citation.spage959en_US
dc.citation.epage963en_US
dc.contributor.department電子物理學系zh_TW
dc.contributor.departmentDepartment of Electrophysicsen_US
dc.identifier.wosnumberWOS:000495118900008en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文