完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liu, Yu-Heng | en_US |
dc.contributor.author | Zhan, Ting-Chien | en_US |
dc.contributor.author | Wang, Tahui | en_US |
dc.contributor.author | Tsai, Wen-Jer | en_US |
dc.contributor.author | Lu, Tao-Cheng | en_US |
dc.contributor.author | Chen, Kuang-Chao | en_US |
dc.contributor.author | Lu, Chih-Yuan | en_US |
dc.date.accessioned | 2020-01-02T00:04:18Z | - |
dc.date.available | 2020-01-02T00:04:18Z | - |
dc.date.issued | 2019-12-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2019.2949251 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/153361 | - |
dc.description.abstract | We investigate electron and hole lateral migration in retention loss in a multilevel charge trap flash memory. We use hot electron program and band-to-band tunneling hot hole erase to inject various amounts of electrons and holes at the two ends of a SONOS cell. A random telegraph signal (RTS) method is used to distinguish electron and hole lateral movements in silicon nitride. In retention measurement, we apply a voltage to the gate or the source/drain to enhance or retard trapped charge vertical loss and lateral migration. From the evolution characteristics of RTS and traces in retention, we are able to identify the separate roles of electron vertical loss, electron lateral migration, and hole lateral migration in different data patterns. Due to the interaction of stored electrons and holes, we find that retention loss in a program state exhibits a turnaround characteristic as program level increases. loss at low program levels is attributed to hole lateral migration from a neighboring bit. At higher program levels, the influence of hole lateral migration is reduced and loss is dominated by electron vertical loss and lateral migration. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Data pattern | en_US |
dc.subject | electron and hole lateral migration | en_US |
dc.subject | multilevel flash memory | en_US |
dc.subject | random telegraph signal (RTS) | en_US |
dc.title | Investigation of Electron and Hole Lateral Migration in Silicon Nitride and Data Pattern Effects on ${V}_{{t}}$ Retention Loss in a Multilevel Charge Trap Flash Memory | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2019.2949251 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 66 | en_US |
dc.citation.issue | 12 | en_US |
dc.citation.spage | 5155 | en_US |
dc.citation.epage | 5161 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000502043000016 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |