完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Rong-Kunen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2020-02-02T23:54:28Z-
dc.date.available2020-02-02T23:54:28Z-
dc.date.issued2020-01-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2019.2954754en_US
dc.identifier.urihttp://hdl.handle.net/11536/153507-
dc.description.abstractIn the implanted biomedical devices, the silicon chips with monopolar stimulation design have been widely applied. To protect the negative-voltage pins of the implanted silicon chip from the electrostatic discharge (ESD) damage, the ESD protection circuit should be carefully designed to avoid any wrong current path under normal circuit operation with the negative voltage. In this article, a new power-rail ESD clamp circuit for the application with an operating voltage of -6 V has been proposed and verified in a 0.18- $\mu \text{m}$ 3.3-V CMOS process. The proposed circuit, realized with only 3.3-V nMOS/pMOS devices, is able to prevent the gate-oxide reliability issue under this -6-V application. With the proposed ESD detection circuit, the turn-on speed of the main ESD clamp device, which is a stacked-nMOS (STnMOS), can be greatly enhanced. The STnMOS with a width of $400\mu \text{m}$ can sustain over 8-kV human body model (HBM) ESD stress and perform low standby leakage current of 5.4 nA at room temperature under the circuit operating condition with -6-V supply voltage.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjecthigh-voltage-tolerant ESD clamp circuiten_US
dc.subjectnegative voltage supplyen_US
dc.subjectpower-rail ESD clamp circuiten_US
dc.titleDesign of High-Voltage-Tolerant Power-Rail ESD Protection Circuit for Power Pin of Negative Voltage in Low-Voltage CMOS Processesen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2019.2954754en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume67en_US
dc.citation.issue1en_US
dc.citation.spage40en_US
dc.citation.epage46en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000506578900006en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文