完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Yu-Hsienen_US
dc.contributor.authorChi, Hao-Yuen_US
dc.contributor.authorSong, Ling-Yenen_US
dc.contributor.authorLiu, Chien-Nan Jimmyen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2020-02-02T23:55:33Z-
dc.date.available2020-02-02T23:55:33Z-
dc.date.issued2019-01-01en_US
dc.identifier.isbn978-1-7281-1201-5en_US
dc.identifier.issn2575-4874en_US
dc.identifier.urihttp://hdl.handle.net/11536/153662-
dc.description.abstractIn order to speed up analog design cycles, analog layout automation is a popular research in recent years. However, most previous works assume that the required design constraints are given by users manually. Designers still take a lot of time to fill-in the required design information. Template-based layout generation is another approach to consider the design constraints, but considerable development efforts are required for each new design and each new technology. In this paper, we propose a structure-based methodology for analog layout generation. This methodology starts from a structure analysis that divides the circuit netlist into several building blocks automatically. It can help to reduce the dependence on users' input and generate corresponding design constraints for the succeeding layout steps. With the help from structure analysis, the layouts of those analog structures are generated, placed, and routed automatically with proper constraints. As shown in the demo cases, the proposed flow is able to generate the required layout accurately without users' intervention and still keeps the post-layout performance within specifications.en_US
dc.language.isoen_USen_US
dc.titleA Structure-Based Methodology for Analog Layout Generationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2019 16TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2019)en_US
dc.citation.spage33en_US
dc.citation.epage36en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000503265100009en_US
dc.citation.woscount0en_US
顯示於類別:會議論文