標題: Effect of Seed Layer on Gate-All-Around Poly-Si Nanowire Negative-Capacitance FETs With MFMIS and MFIS Structures: Planar Capacitors to 3-D FETs
作者: Lee, Shen-Yang
Chen, Han-Wei
Shen, Chiuan-Huei
Kuo, Po-Yi
Chung, Chun-Chih
Huang, Yu-En
Chen, Hsin-Yu
Chao, Tien-Sheng
電子物理學系
光電工程學系
光電工程研究所
Department of Electrophysics
Department of Photonics
Institute of EO Enginerring
關鍵字: Gate-all-around (GAA);Hf1-xZrxO2 (HZO);nanowire (NW);negative capacitance (NC);negative differential resistance (NDR);negative drain-induced barrier lowering (DIBL);ZrO2
公開日期: 1-二月-2020
摘要: In this article, we successfully fabricated nanowire (NW) negative capacitance (NC)-related ferroelectric FETs (FE-FETs) with two structures: trigate (TG) and gate-all-around (GAA). Planar capacitors with a metal-FE-metal (MFM) structure were investigated first. Post-metal annealing (PMA) at 700 resulted in the best ferroelectricity. This condition was considerably different from that of directly stacking onto NWs because of the difference in size and curvature between planar and TG or GAA structures. Because of the addition of an underlying ZrO2 seed layer, Hf ZrxO2 in the gate-stack has been crystallized before the PMA process. In addition, two different gate-stack configurations, MFM-insulator-semiconductor (MFMIS) and metal-FE-insulator-semiconductor (MFIS), were investigated for the GAA structure. We determined that MFMIS displayed considerably more favorable subthreshold behavior and ON-state current compared with MFIS. NC-related phenomena, such as negative drain-induced barrier lowering and negative differential resistance, were observed.
URI: http://dx.doi.org/10.1109/TED.2019.2958350
http://hdl.handle.net/11536/153943
ISSN: 0018-9383
DOI: 10.1109/TED.2019.2958350
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 67
Issue: 2
起始頁: 711
結束頁: 716
顯示於類別:期刊論文