Full metadata record
DC FieldValueLanguage
dc.contributor.authorKola, Sekhar Reddyen_US
dc.contributor.authorLi, Mimingen_US
dc.contributor.authorThoti, Narasimhuluen_US
dc.date.accessioned2020-05-05T00:01:31Z-
dc.date.available2020-05-05T00:01:31Z-
dc.date.issued2020-03-01en_US
dc.identifier.issn1569-8025en_US
dc.identifier.urihttp://dx.doi.org/10.1007/s10825-019-01438-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/153947-
dc.description.abstractThe random telegraph noise (RTN) in gate-all-around (GAA) silicon (Si) nanowire (NW) metal-oxide-semiconductor field-effect transistors (MOSFETs) induced by a single charge trap (SCT) or random interface traps (RITs) is studied for the first time. An experimentally validated three-dimensional quantum-mechanically-corrected device simulation is advanced to investigate the explored devices. The magnitude of the RTN decreases with increasing gate voltage to different extents for the planar MOSFET, bulk FinFET, and GAA Si NW MOSFET devices, owing to the reduction in the conducting carriers along the channel. For the GAA Si NW MOSFET, the reduction of the fluctuation of threshold voltage in the presence of RITs is about 25 and 3 times when compared with the planar MOSFET and bulk FinFET device, respectively, whereas this reduction in the presence of an SCT is about 6 and 2.6 times, respectively. For the GAA Si NW MOSFET, the reduction of the RTN in the presence of RITs is about 7.5 and 4.7 times when compared with the planar MOSFET and bulk FinFET device, respectively, whereas this reduction in the presence of an SCT is about 22 and 6 times, respectively. At given threshold voltage, compared with the results for the planar MOSFETs and bulk FinFET, the GAA Si NW MOSFET exhibits minimal characteristic variability and RTN owing to the ultimate electrostatic control of the gate from the point of view of electrostatic integrity.en_US
dc.language.isoen_USen_US
dc.subjectRandom telegraph noiseen_US
dc.subjectSingle charge trapen_US
dc.subjectRandom interface trapsen_US
dc.subjectGAA Si NW MOSFETsen_US
dc.subjectCharacteristic fluctuationen_US
dc.subjectStatistical device simulationen_US
dc.subjectExperimental calibrationen_US
dc.titleRandom telegraph noise in gate-all-around silicon nanowire MOSFETs induced by a single charge trap or random interface trapsen_US
dc.typeArticleen_US
dc.identifier.doi10.1007/s10825-019-01438-9en_US
dc.identifier.journalJOURNAL OF COMPUTATIONAL ELECTRONICSen_US
dc.citation.volume19en_US
dc.citation.issue1en_US
dc.citation.spage253en_US
dc.citation.epage262en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電機工程學系zh_TW
dc.contributor.department電信工程研究所zh_TW
dc.contributor.department電機資訊國際碩士學位學程zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.contributor.departmentEECS International Graduate Program-Masteren_US
dc.identifier.wosnumberWOS:000516630600023en_US
dc.citation.woscount0en_US
Appears in Collections:Articles