完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jiang, Jheng-Yi | en_US |
dc.contributor.author | Wu, Tian-Li | en_US |
dc.contributor.author | Zhao, Feng | en_US |
dc.contributor.author | Huang, Chih-Fang | en_US |
dc.date.accessioned | 2020-05-05T00:02:17Z | - |
dc.date.available | 2020-05-05T00:02:17Z | - |
dc.date.issued | 2020-03-01 | en_US |
dc.identifier.uri | http://dx.doi.org/10.3390/en13051122 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/154089 | - |
dc.description.abstract | In this paper, performances of a 4H-SiC UMOSFET with split gate and P+ shielding in different configurations are simulated and compared, with an emphasis on the switching characteristics and short circuit capability. A novel structure with the split gate in touch with the P+ shielding is proposed. The key design issues for 4H-SiC UMOSFETs are trench gate dielectric protection and reverse transfer capacitance Crss reduction. Based on simulation results, it is concluded that a UMOSFET with a gate structure combining split gate grounded to the trench bottom protection P+ shielding layer and a current spreading layer is achieved to yield the best compromise between conduction, switching, and short circuit performance. The split-gate design can effectively reduce Crss by shielding the coupling between the gate electrode and the drain region. The P+ shielding design not only protects the oxide at trench bottom corners but also minimizes the short channel effect due to drain-induced barrier lowing and the channel length modulation. Trade-off of the doping concentration of current spreading layer for UMOSFET is also discussed. A heavily doped current spreading layer may increase Crss and influence the switching time, even though R-ON,R-SP is reduced. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | silicon carbide | en_US |
dc.subject | UMOSFETs | en_US |
dc.subject | split gate | en_US |
dc.subject | P plus shielding | en_US |
dc.subject | current spreading layer | en_US |
dc.title | Numerical Study of 4H-SiC UMOSFETs with Split-Gate and P plus Shielding | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.3390/en13051122 | en_US |
dc.identifier.journal | ENERGIES | en_US |
dc.citation.volume | 13 | en_US |
dc.citation.issue | 5 | en_US |
dc.citation.spage | 0 | en_US |
dc.citation.epage | 0 | en_US |
dc.contributor.department | 國際半導體學院 | zh_TW |
dc.contributor.department | International College of Semiconductor Technology | en_US |
dc.identifier.wosnumber | WOS:000524318700109 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |