標題: Design-for-Debug Layout Adjustment for FIB Probing and Circuit Editing
作者: Chen, Kuo-An
Chang, Tsung-Wei
Wu, Meng-Chen
Chao, Mango C. -T.
Jou, Jing-Yang
Chen, Sonair
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2011
摘要: While the technology node continually and aggressively scales, the resolution of FIB techniques does not scale as fast. Thus, the percentage of nets which can be observed or repaired through FIB probing or circuit editing is significantly decreased for advanced process technologies, which limits the candidates that can be physically examined through the FIB techniques during the debugging process. This paper introduces a design-for-debug framework which can adjust the layout to increase the FIB observable rate and the FIB repairable rate for its signals. The layout adjustment is made through pre-defined simple operations subject to the design rules and the timing constraints. Hence, the proposed framework does not require a complicated router as its core and can be applied in conjunction with any commercial APR tool. The experimental result based on an 90nm technology has demonstrated that the proposed DFD framework can effectively increase the FIB observable and repairable rates under different parameter settings while the overall area and circuit performance remain the same.
URI: http://hdl.handle.net/11536/15474
ISBN: 978-1-4577-0152-8
ISSN: 1089-3539
期刊: 2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC)
顯示於類別:會議論文