完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Ming-Hungen_US
dc.contributor.authorHsieh, Chung-Yingen_US
dc.contributor.authorChen, Mei-Weien_US
dc.contributor.authorHwang, Weien_US
dc.date.accessioned2014-12-08T15:21:45Z-
dc.date.available2014-12-08T15:21:45Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-4244-8499-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/15480-
dc.description.abstractThe voltage-/temperature-induced delay estimation error of conventional logical effort is much more severe in near/sub-threshold region. In this paper, super-/near-/sub-threshold logical effort models are proposed to eliminate delay estimation error caused by voltage and temperature variations. These models establish over the four different nanoscale CMOS generations. They also take environmental parameter variations with wide supply voltage 0.1 similar to 1V and full temperature -50 similar to 125 degrees C range into account. The simulation results are using UMC 90-nm, PTM 65-, 45-and 32-nm bulk CMOS technologies, respectively. The average absolute error among the three regions are only 6.01%, 4.12%, 8.01% and 6.55% for UMC 90-nm, PTM 65-, 45-and 32-nm technology, respectively. Proposed models extend the original high performance circuits design in super-threshold region to low power circuit design in near-threshold and sub-threshold regions. They are useful for future green electronics applications.en_US
dc.language.isoen_USen_US
dc.titleLogical Effort Models with Voltage and Temperature Extensions in Super-/Near-/Sub-threshold Regionsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.citation.spage213en_US
dc.citation.epage216en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000300488600044-
顯示於類別:會議論文