完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Ya-Shiue | en_US |
dc.contributor.author | Liu, Wei-Chang | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.date.accessioned | 2014-12-08T15:21:45Z | - |
dc.date.available | 2014-12-08T15:21:45Z | - |
dc.date.issued | 2011 | en_US |
dc.identifier.isbn | 978-1-4244-8499-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/15489 | - |
dc.description.abstract | In this paper, a jointed preamble/boundary detection and fractional carrier frequency offset (CFO) estimation design is presented which supports dual SC/HSI modes of IEEE 802.15.3c applications. Based on correlation based algorithms which utilizes the structure of preamble, an efficiency architecture is proposed which realizes synchronization detection with a sequential detection scheme and only single hardware for dual modes and three detection operations. In order to achieve the requirement of sampling rate, the architecture is 8x parallelism and operates at 330 MHz clock rate. The total gate count is 189k in 65 nm 1P9M CMOS process with power consumption of 60.16 mW including memory elements which occupies 63.26 % and can be shared with the frequency domain equalizer (FDE). | en_US |
dc.language.iso | en_US | en_US |
dc.title | Design and Implementation of Synchronization Detection for IEEE 802.15.3c | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) | en_US |
dc.citation.spage | 83 | en_US |
dc.citation.epage | 86 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000300488600014 | - |
顯示於類別: | 會議論文 |