完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Juinn-Daren_US
dc.contributor.authorChen, Chia-Ien_US
dc.contributor.authorHsu, Wan-Lingen_US
dc.contributor.authorLin, Yen-Tingen_US
dc.contributor.authorJou, Jing-Yangen_US
dc.date.accessioned2014-12-08T15:21:46Z-
dc.date.available2014-12-08T15:21:46Z-
dc.date.issued2010en_US
dc.identifier.isbn978-1-4244-5271-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/15514-
dc.description.abstractIn deep-submicron era, wire delay is becoming the bottleneck while pursuing high system clock speed. Several distributed register (DR) architectures are proposed to cope with this problem by keeping most wires local. In this paper, we propose the distributed register-file microarchitecture with inter-island delay (DRFM-IID). With such delay consideration, synthesis task is inherently more complicated than the one with no inter-island delay concern since uncertain interconnect latency is very likely to make a serious impact on whole system performance. Hence we also develop a performance-driven architectural synthesis framework targeting DRFM-IID, which takes the number of inter-island transfers, transfer criticality and resource utilization into account for better optimization outcomes. The experimental results show that the latency and the number of inter-cluster transfers can be reduced by 26.9% and 37.5% on average; and the latter is a common indicator for power consumption of on-chip communication.en_US
dc.language.isoen_USen_US
dc.titlePerformance-Driven Architectural Synthesis for Distributed Register-File Microarchitecture Considering Inter-Island Delayen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT)en_US
dc.citation.spage169en_US
dc.citation.epage172en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000300486600043-
顯示於類別:會議論文