完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Wei-Minen_US
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorChen, Shih-Hungen_US
dc.contributor.authorChen, Jie-Tingen_US
dc.contributor.authorLinten, Dimitrien_US
dc.contributor.authorGroeseneken, Guidoen_US
dc.date.accessioned2020-10-05T02:01:08Z-
dc.date.available2020-10-05T02:01:08Z-
dc.date.issued2020-07-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2020.2994492en_US
dc.identifier.urihttp://hdl.handle.net/11536/155177-
dc.description.abstractIn order to meet the requirement of ultrahigh-speed, low latency, and wide bandwidth (BW) in the next 5G mobile network and internet of things (IoT) applications, the parasitic capacitance specification of electrostatic discharge (ESD) protection devices should become much stricter. Reducing the capacitance always degrades the ESD performance in terms of shrinking the size of the ESD protection device. The distributed ESD protection network is one of the solutions which mitigates the capacitance issue and provides a broadband design. However, while the ESD devices are put under the I/O pad in the distributed ESD protection network, back-end-of-line (BEOL) capacitance starts to play an important role in the advanced 28-nm CMOS process. Therefore, a tapered metal structure is proposed to significantly reduce 30% BEOL capacitance of the ESD device, which can gain a 2.8-GHz increase in the operational BW in the distributed network. Meanwhile, it can enhance the human-body-model (HBM) level up to 16% higher than the original layout style under the same front-end-of-line (FEOL) layout size.en_US
dc.language.isoen_USen_US
dc.subjectBack-end-of-line (BEOL)en_US
dc.subjectdistributed ESD protection networken_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjectESD protectionen_US
dc.subjecthigh-speed I/Oen_US
dc.subjectparasitic capacitanceen_US
dc.subjectradio frequency (RF)en_US
dc.titleRF/High-Speed I/O ESD Protection: Co-optimizing Strategy Between BEOL Capacitance and HBM Immunity in Advanced CMOS Processen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2020.2994492en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume67en_US
dc.citation.issue7en_US
dc.citation.spage2752en_US
dc.citation.epage2759en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000542842800013en_US
dc.citation.woscount1en_US
顯示於類別:期刊論文