Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Cheng, Chao-Ching | en_US |
dc.contributor.author | Chung, Yun-Yan | en_US |
dc.contributor.author | Li, Ming-Yang | en_US |
dc.contributor.author | Lin, Chao-Ting | en_US |
dc.contributor.author | Li, Chi-Feng | en_US |
dc.contributor.author | Chen, Jyun-Hong | en_US |
dc.contributor.author | Lai, Tung-Yen | en_US |
dc.contributor.author | Li, Kai-Shin | en_US |
dc.contributor.author | Shieh, Jia-Min | en_US |
dc.contributor.author | Su, Sheng-Kai | en_US |
dc.contributor.author | Chiang, Hung-Li | en_US |
dc.contributor.author | Chen, Tzu-Chiang | en_US |
dc.contributor.author | Li, Lain-Jong | en_US |
dc.contributor.author | Wong, H-S Philip | en_US |
dc.contributor.author | Chien, Chao-Hsin | en_US |
dc.date.accessioned | 2020-10-05T02:01:30Z | - |
dc.date.available | 2020-10-05T02:01:30Z | - |
dc.date.issued | 2019-01-01 | en_US |
dc.identifier.isbn | 978-4-86348-719-2; 978-4-86348-717-8 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/155277 | - |
dc.description.abstract | Area-selective channel material growth for 2D transistors is more desirable for volume manufacturing than exfoliation or wet/dry transfer after large area growth. We demonstrate the first top-gate WS(2)p-channel field-effect transistors (p-FETs) fabricated on SiOx/Si substrate using channel area-selective CVD growth. Smooth and uniform WS2 comprising approximately 6 layers was formed by area-selective CVD growth in which a patterned tungsten-source/drain served as the seed for WS2 growth. For a 40 nm gate length transistor, the device has impressive electrical characteristics: on/off ratio of similar to 10(6), a S.S. of similar to 97 mV/dec.. and nearly zero DIBL. | en_US |
dc.language.iso | en_US | en_US |
dc.title | First demonstration of 40-nm channel length top-gate WS2 pFET using channel area-selective CVD growth directly on SiOx/Si substrate | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2019 SYMPOSIUM ON VLSI TECHNOLOGY | en_US |
dc.citation.spage | 0 | en_US |
dc.citation.epage | 0 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000555822600025 | en_US |
dc.citation.woscount | 1 | en_US |
Appears in Collections: | Conferences Paper |