完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsia, Tzu-Yuen_US
dc.contributor.authorLi, Xin-Yien_US
dc.contributor.authorYang, Liang-Yu Ouen_US
dc.contributor.authorTsai, Zuo-Minen_US
dc.contributor.authorChen, Shih-Yuanen_US
dc.date.accessioned2020-10-05T02:02:22Z-
dc.date.available2020-10-05T02:02:22Z-
dc.date.issued2019-01-01en_US
dc.identifier.isbn978-1-7281-3517-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/155521-
dc.description.abstractAn S-hand differential low noise amplifier (DLNA) is presented and implemented in TSMC 0.18-mu m CMOS process for use in the receiver of a phased-array radar. A special layout approach is used in the input matching circuit by integrating two individual inductors together to shrink the chip area while increasing the inductances. The 3-dB gain bandwidth of the two-stage DLNA ranges from 1.9 to 4 GHz (72.41%). The measured gain is about 18.5 dB with an average in-band noise figure of 5.77 dB. The chip area is 0.4672 mm(2).en_US
dc.language.isoen_USen_US
dc.subjectCMOSen_US
dc.subjectdifferential low noise amplifier (DLNA)en_US
dc.subjectphased-array radaren_US
dc.titleDifferential Low Noise Amplifier for S-Band Phased-Array Radar in 0.18-mu m CMOS Technologyen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2019 IEEE ASIA-PACIFIC MICROWAVE CONFERENCE (APMC)en_US
dc.citation.spage786en_US
dc.citation.epage788en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000565730300264en_US
dc.citation.woscount0en_US
顯示於類別:會議論文