完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsia, Tzu-Yu | en_US |
dc.contributor.author | Li, Xin-Yi | en_US |
dc.contributor.author | Yang, Liang-Yu Ou | en_US |
dc.contributor.author | Tsai, Zuo-Min | en_US |
dc.contributor.author | Chen, Shih-Yuan | en_US |
dc.date.accessioned | 2020-10-05T02:02:22Z | - |
dc.date.available | 2020-10-05T02:02:22Z | - |
dc.date.issued | 2019-01-01 | en_US |
dc.identifier.isbn | 978-1-7281-3517-5 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/155521 | - |
dc.description.abstract | An S-hand differential low noise amplifier (DLNA) is presented and implemented in TSMC 0.18-mu m CMOS process for use in the receiver of a phased-array radar. A special layout approach is used in the input matching circuit by integrating two individual inductors together to shrink the chip area while increasing the inductances. The 3-dB gain bandwidth of the two-stage DLNA ranges from 1.9 to 4 GHz (72.41%). The measured gain is about 18.5 dB with an average in-band noise figure of 5.77 dB. The chip area is 0.4672 mm(2). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | CMOS | en_US |
dc.subject | differential low noise amplifier (DLNA) | en_US |
dc.subject | phased-array radar | en_US |
dc.title | Differential Low Noise Amplifier for S-Band Phased-Array Radar in 0.18-mu m CMOS Technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF THE 2019 IEEE ASIA-PACIFIC MICROWAVE CONFERENCE (APMC) | en_US |
dc.citation.spage | 786 | en_US |
dc.citation.epage | 788 | en_US |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000565730300264 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |