完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:23:05Z-
dc.date.available2014-12-08T15:23:05Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-4577-1997-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/16241-
dc.description.abstractCircuit solution for system-level electrostatic discharge (ESD) protection is presented in this invited talk. To prevent the microelectronic system frozen at the malfunction or upset states after system-level ESD test, on-chip ESD-aware circuit in CMOS ICs should be built to rescue itself from the unknown states for returning normal system operation. A novel concept of transient-to-digital converter is innovatively provided to detect the fast electrical transients during the system-level ESD events. The output digital thermometer codes of the transient-to-digital converter can correspond to the different ESD voltages during system-level ESD tests. The proposed solution has been applied in some display panels to automatically recover the system operations after system-level ESD test.en_US
dc.language.isoen_USen_US
dc.titleESD-Aware Circuit Design in CMOS Integrated Circuits to Meet System-Level ESD Specification in Microelectronic Systemsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000304037500007-
顯示於類別:會議論文