Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Cheng, Hui-Wen | en_US |
dc.contributor.author | Hwang, Chih-Hong | en_US |
dc.contributor.author | Li, Yiming | en_US |
dc.date.accessioned | 2014-12-08T15:24:03Z | - |
dc.date.available | 2014-12-08T15:24:03Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-1-4398-1782-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16724 | - |
dc.description.abstract | Device characteristics of multiple-fin silicon field effect transistors (FETs) arc sensitive to the channel fin aspect ratio (AR = the fin height / the fin width). In this study, dependence of characteristics on AR for single- and multi-fin FETs arc examined by using a three-dimensional device simulation. The threshold voltage (V(th)) variation of triplefin FET is smaller than that of singlc-fin one clue to a relatively larger effective device width. The triple-fin device with FinFET structure (AR = 2) exhibit rather stable V(th) roll-off characteristics owing to more uniform potential distribution inside the channel. The results of our study show that the driving current, transconductance, gate capacitance of FinFETs are superior to that of tri-gate (AR = 1) and quasi-planar (AR = 0.5) FETs. From the, layout viewpoint, FinFETs has the best layout area efficiency; consequently, to design a device with the subthreshold swing < 70 mV/dec, the layout area of FinFETs is L67 and 1.33 times smaller than those of quasi-planar and tri-gate FETs. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Channel Fin | en_US |
dc.subject | Characteristic Sensitivity | en_US |
dc.subject | Aspect Ratio | en_US |
dc.subject | FinFETs | en_US |
dc.subject | Tri-Gate FETs | en_US |
dc.subject | Quasi-Planar FETs | en_US |
dc.subject | 3D Device Simulation | en_US |
dc.title | Electrical Characteristics of Nanoscale Multi-Fin Field Effect Transistors with Different Fin Aspect Ratio | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | NANOTECH CONFERENCE & EXPO 2009, VOL 1, TECHNICAL PROCEEDINGS | en_US |
dc.citation.spage | 609 | en_US |
dc.citation.epage | 612 | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
dc.contributor.department | Institute of Communications Engineering | en_US |
dc.identifier.wosnumber | WOS:000273296000160 | - |
Appears in Collections: | Conferences Paper |