Full metadata record
DC FieldValueLanguage
dc.contributor.authorLin, Yen-Hungen_US
dc.contributor.authorLo, Yun-Jianen_US
dc.contributor.authorTong, Hian-Syunen_US
dc.contributor.authorLiu, Wen-Haoen_US
dc.contributor.authorLi, Yih-Langen_US
dc.date.accessioned2014-12-08T15:24:33Z-
dc.date.available2014-12-08T15:24:33Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4673-0772-7en_US
dc.identifier.issn2153-6961en_US
dc.identifier.urihttp://hdl.handle.net/11536/17015-
dc.description.abstractConventional buffer insertion in timing ECO involves only minimizing the arrival time of the most critical sink in one multi-pin net and neglects the obstacles and the topology of routed wire segments, which may worsen the arrival times of other sinks and burden subsequent timing ECO. This work develops a topology-aware ECO timing optimization (TOPO) flow that comprises three phases - buffering pair scoring, edge breaking and buffer connection, and topology restructuring. TOPO effectively improves the arrival times of violation sinks without worsening those of other sinks. Experimental results indicate that TOPO improves the worst negative slack (WNS) and total negative slack (TNS) of benchmarks by an average of 79.2% and 84.3%, respectively. The proposed algorithm improves the arrival time that is achieved using conventional two-pin net-based buffer insertion by an average of 40.4%, at the cost of consuming 19x runtime. To speed up routing and further improve sink slack, a highly scalable massively parallel maze routing on Graphics Processing Unit (GPU) platform is also developed to enable the proposed flow to explore more solution candidates. High scalability and parallelism are realized by block partitioning and staggering. Experiments reveal that the proposed GPU-based parallel maze routing can achieve near 12x runtime speedup for two-pin routings. With parallelized maze routing, WNS violations in four out of five cases can be resolved.en_US
dc.language.isoen_USen_US
dc.titleTopology-Aware Buffer Insertion and GPU-Based Massively Parallel Rerouting for ECO Timing Optimizationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC)en_US
dc.citation.spage437en_US
dc.citation.epage442en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000309240000072-
Appears in Collections:Conferences Paper