完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Huang-Liangen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2014-12-08T15:24:39Z-
dc.date.available2014-12-08T15:24:39Z-
dc.date.issued2006en_US
dc.identifier.isbn0-7803-9781-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/17121-
dc.description.abstractClock power dissipation has become a significant issue since it occupies around half of the total system power. Due to high working frequency in modern system designs, the transition time of the clock signal is extremely short. In order to keep up with this trend and to use less wire area, a large number of buffers have to be inserted in the network. As a consequence, short-circuit power of the clock buffers is no longer negligible. In this paper, we introduce a methodology which can be applied in global clock tree synthesis to achieve low short-circuit power. It is based on the analysis of any given buffer library in manipulating buffer transition time and hierarchical clustering of loads during buffer insertion. The experimental results are encouraging. Since there are very few works on gatefbuffer sizing or buffer library analysis to overcome clocking power problem, we compare our approach with a greedy buffer sizing approach and obtain 13.7% clock power saving for a 10,000 flip-flop design under user-specified clock skew constraints.en_US
dc.language.isoen_USen_US
dc.titleOn achieving low-power SoC clock tree synthesis by transition time planning via buffer library studyen_US
dc.typeProceedings Paperen_US
dc.identifier.journalIEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGSen_US
dc.citation.spage203en_US
dc.citation.epage206en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000242043200051-
顯示於類別:會議論文