完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJui-I Tsaien_US
dc.contributor.authorChing-Cheng Tengen_US
dc.contributor.authorChing-Hung Leeen_US
dc.date.accessioned2014-12-08T15:24:46Z-
dc.date.available2014-12-08T15:24:46Z-
dc.date.issued2006en_US
dc.identifier.isbn978-1-4244-0099-7en_US
dc.identifier.issn1062-922Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/17219-
dc.identifier.urihttp://dx.doi.org/10.1109/ICSMC.2006.384364en_US
dc.description.abstractIn this paper, we propose a novel Petri Net model for solving test generation and site of fault and fired logical value for combinational circuits. In order to improve the logic fault efficiency, the transitions of general Petri Nets (PNs) are modified according to the critical of truth table, called Logic Petri Net LPN. The LPN model can transfer complexity circuit problem to a local adjacent place and transition relational problem. Therefore, the site of fault and fired logical value problem is simplified and clearly. The LPN model has the properties of Boolean algorithm, collapsing fault with clear physical concepts, fast calculation speed, and high veracity. The approach contains site of a fault and fired logical value reasoning algorithm and test vector generation reasoning algorithm, Two examples are shown to demonstrate the effectiveness of our approach.en_US
dc.language.isoen_USen_US
dc.titleTest generation and site of fault for combinational circuits using logic Petri netsen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ICSMC.2006.384364en_US
dc.identifier.journal2006 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS, VOLS 1-6, PROCEEDINGSen_US
dc.citation.spage91en_US
dc.citation.epage96en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000248078500016-
顯示於類別:會議論文


文件中的檔案:

  1. 000248078500016.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。