標題: | System-level veri cation on high-level synthesis of dataflow graph |
作者: | Chiang, Tsung-Hsi Dung, Lan-Rong 電控工程研究所 Institute of Electrical and Control Engineering |
公開日期: | 2006 |
摘要: | This paper presents a system-level veri cation algorithm,,using the Petri Net theory to detect design errors for high-level synthesis of dataflow graphs. Typically, given a dataflow graph and a set of architectural constraints, the high-level synthesis performs algorithmic transformation and produces the optitrial scheduling. How to verify the correctness of highlevel synthesis becomes a key issue before mapping the synthesis results onto a silicon. Many tools exist for RTL design, but few for high-Revel synthesis. Instead of applying Boolean algebra, this paper adopts the Petri Net theory to verify the correctness of the synthesis result. Herein, we propose three approaches to realize the Petri Net based formal veri cation algorithm and identify the best one that outperforms the others in terms of processing speed and resource usage. |
URI: | http://hdl.handle.net/11536/17255 |
ISBN: | 978-0-7803-9389-9 |
ISSN: | 0271-4302 |
期刊: | 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS |
起始頁: | 807 |
結束頁: | 810 |
顯示於類別: | 會議論文 |