完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chou, Mei-Fen | en_US |
dc.contributor.author | Tsou, Wen-An | en_US |
dc.contributor.author | Dunn, Robert H. | en_US |
dc.contributor.author | Huang, Hsiang-Lin | en_US |
dc.contributor.author | Wen, Kuei-Ann | en_US |
dc.contributor.author | Chang, Chun-Yen | en_US |
dc.date.accessioned | 2014-12-08T15:24:49Z | - |
dc.date.available | 2014-12-08T15:24:49Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 978-0-7803-9389-9 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17268 | - |
dc.description.abstract | A CMOS distributed amplifier with current reuse optimization is presented. Using current reuse technique, the distributed amplifier achieves low power consumption while retaining the same gain-bandwidth product in comparison with standard common-source topology. The DA demonstrates low current consumption of only,12.9 mA with 4 dB gain from 3 to 8 GHz using a 0.18-mu m CMOS technology. An analog behavior model is also developed for system-level simulation to shorten the design time and increase design quality for future integrated wide.-band transceivers. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A CMOS distributed amplifier with current reuse optimization | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS | en_US |
dc.citation.spage | 3077 | en_US |
dc.citation.epage | 3080 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000245413503115 | - |
顯示於類別: | 會議論文 |