完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChou, Mei-Fenen_US
dc.contributor.authorTsou, Wen-Anen_US
dc.contributor.authorDunn, Robert H.en_US
dc.contributor.authorHuang, Hsiang-Linen_US
dc.contributor.authorWen, Kuei-Annen_US
dc.contributor.authorChang, Chun-Yenen_US
dc.date.accessioned2014-12-08T15:24:49Z-
dc.date.available2014-12-08T15:24:49Z-
dc.date.issued2006en_US
dc.identifier.isbn978-0-7803-9389-9en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/17268-
dc.description.abstractA CMOS distributed amplifier with current reuse optimization is presented. Using current reuse technique, the distributed amplifier achieves low power consumption while retaining the same gain-bandwidth product in comparison with standard common-source topology. The DA demonstrates low current consumption of only,12.9 mA with 4 dB gain from 3 to 8 GHz using a 0.18-mu m CMOS technology. An analog behavior model is also developed for system-level simulation to shorten the design time and increase design quality for future integrated wide.-band transceivers.en_US
dc.language.isoen_USen_US
dc.titleA CMOS distributed amplifier with current reuse optimizationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGSen_US
dc.citation.spage3077en_US
dc.citation.epage3080en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000245413503115-
顯示於類別:會議論文