標題: A zero-skipping multi-symbol CAVLC decoder for MPEG-4 AVC/H.264
作者: Yu, Guo-Shiuan
Chang, Tian-Sheuan
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2006
摘要: This paper presents a high-performance CAVLC decoding VLSI architecture for MPEG-4 AVC/H.264. Instead of just skipping zero block, the proposed design explores the features of CAVLC decoding process to efficient skip possible processes if none needed to be decoded, and can decode multiple symbols in sign and run before stage. The propose design just needs average 90 cycles for one MB decoding, which can meet real time HDTV requirement and saves 64% of cycle count in average when compared with previous design. The hardware cost is about 13192 gates when synthesized at 125 MHz.
URI: http://hdl.handle.net/11536/17281
ISBN: 978-0-7803-9389-9
ISSN: 0271-4302
期刊: 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS
起始頁: 5583
結束頁: 5586
顯示於類別:會議論文