完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Hsueh-Chihen_US
dc.contributor.authorDung, Lan-Rongen_US
dc.date.accessioned2014-12-08T15:25:09Z-
dc.date.available2014-12-08T15:25:09Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-8736-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/17537-
dc.description.abstractThis paper presents a multiple-voltage high-level synthesis methodology for low power DSP applications using algorithmic transformation techniques. Our approach is motivated by maximization of task mobilities in that the increase of mobilities may raise the possibility of assigning tasks to lowvoltage components. The mobility means the ability to schedule the starting time of a task. It is defined as the distance between its as-late-as-possible (ALAP) schedule time and its as-soon-as-possible (ASAP) schedule time. To earn task -mobilities, we use loop shrinking, retiming and unfolding techniques. The loop shrinking can first reduce the iteration period bound (IPB) and, then, the others are employed for shortening the minimum achieved sample period (MASP) as much as possible. The minimization of MASP results in high task mobilities. Thereafter, we can assign tasks with high mobilities to low-voltage components and minimize energy dissipation under resource and latency constraints. With considering the overhead of level conversion, our approach can achieve significant power reduction. For instance, as the experimental results, we can save the power consumption up to 54.77% for the case of the third-order HR filter.en_US
dc.language.isoen_USen_US
dc.subjectmultiple voltage schedulingen_US
dc.subjectlow power circuiten_US
dc.subjectloop shrinkingen_US
dc.subjectretimingen_US
dc.subjectunfoldingen_US
dc.subjecthigh-level synthesisen_US
dc.titleOn multiple-voltage high-level synthesis using algorithmic transformationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2en_US
dc.citation.spage872en_US
dc.citation.epage876en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000245021700173-
顯示於類別:會議論文