完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liu, Tsu-Ming | en_US |
dc.contributor.author | Lin, Ting-An | en_US |
dc.contributor.author | Wang, Sheng-Zen | en_US |
dc.contributor.author | Lee, Wen-Ping | en_US |
dc.contributor.author | Hou, Kang-Cheng | en_US |
dc.contributor.author | Yang, Jiun-Yan | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:25:20Z | - |
dc.date.available | 2014-12-08T15:25:20Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.isbn | 0-7803-9162-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17722 | - |
dc.description.abstract | A low power H.264/AVC video decoder LSI for mobile applications is presented. Video decoding of quarter-common intermediate format (QCIF) sequence at 30 frames per second is achieved at 1.2MHz clock frequency and requires about 865pW at 1.8-V supply voltage. Moreover, CIF, SD and HD sequence format are also supported. The decoder architecture is based on 4x4 sub-block level pipelining that achieves better buffer allocation and decoding throughput. In addition, several modules are designed with new features to improve overall system throughput (up to 260,000 MacroBlock/sec). The proposed solution integrates 456-k logic gates with 161Kb of embedded SRAM in 0.18-mu m single-poly six-metal CMOS process with area of 11.3mm(2). | en_US |
dc.language.iso | en_US | en_US |
dc.title | An 865-mu W H.264/AVC video decoder for mobile applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 301 | en_US |
dc.citation.epage | 304 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000240872200076 | - |
顯示於類別: | 會議論文 |