完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiu, Tsu-Mingen_US
dc.contributor.authorLin, Ting-Anen_US
dc.contributor.authorWang, Sheng-Zenen_US
dc.contributor.authorLee, Wen-Pingen_US
dc.contributor.authorHou, Kang-Chengen_US
dc.contributor.authorYang, Jiun-Yanen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:25:20Z-
dc.date.available2014-12-08T15:25:20Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9162-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/17722-
dc.description.abstractA low power H.264/AVC video decoder LSI for mobile applications is presented. Video decoding of quarter-common intermediate format (QCIF) sequence at 30 frames per second is achieved at 1.2MHz clock frequency and requires about 865pW at 1.8-V supply voltage. Moreover, CIF, SD and HD sequence format are also supported. The decoder architecture is based on 4x4 sub-block level pipelining that achieves better buffer allocation and decoding throughput. In addition, several modules are designed with new features to improve overall system throughput (up to 260,000 MacroBlock/sec). The proposed solution integrates 456-k logic gates with 161Kb of embedded SRAM in 0.18-mu m single-poly six-metal CMOS process with area of 11.3mm(2).en_US
dc.language.isoen_USen_US
dc.titleAn 865-mu W H.264/AVC video decoder for mobile applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage301en_US
dc.citation.epage304en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000240872200076-
顯示於類別:會議論文