完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Fu-Ke | en_US |
dc.contributor.author | Lin, Chien-Ching | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:25:36Z | - |
dc.date.available | 2014-12-08T15:25:36Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.isbn | 0-7803-9162-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17993 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/ASSCC.2005.251707 | en_US |
dc.description.abstract | This paper presents the universal architecture for Reed Solomon (RS) error-and-erasure decoder that can accommodate any codeword with different code parameters and finite field definitions. In comparison with other reconfigurable RS decoders, the proposed design, based on the Montgomery multiplication algorithm, can support various finite field degrees, different primitive polynomials, and erasure decoding functions. In addition, the decoder features an on-the-fly finite field inversion table for high speed error evaluation. The area efficient design approach is also presented Implemented with 1.2V 0.13 mu m 1P8M technology, this decoder, correcting up to 16 errors, can operate at 300MHz and reach a 2.4Gb/s data rate. The total gate count is about 54K and the core size is 0.36mm(2). The average power consumption is 20.2m W. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Universal architectures for Reed-Solomon error-and-erasure decoder | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/ASSCC.2005.251707 | en_US |
dc.identifier.journal | 2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 229 | en_US |
dc.citation.epage | 232 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000240872200058 | - |
顯示於類別: | 會議論文 |