完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Fu-Keen_US
dc.contributor.authorLin, Chien-Chingen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:25:36Z-
dc.date.available2014-12-08T15:25:36Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9162-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/17993-
dc.identifier.urihttp://dx.doi.org/10.1109/ASSCC.2005.251707en_US
dc.description.abstractThis paper presents the universal architecture for Reed Solomon (RS) error-and-erasure decoder that can accommodate any codeword with different code parameters and finite field definitions. In comparison with other reconfigurable RS decoders, the proposed design, based on the Montgomery multiplication algorithm, can support various finite field degrees, different primitive polynomials, and erasure decoding functions. In addition, the decoder features an on-the-fly finite field inversion table for high speed error evaluation. The area efficient design approach is also presented Implemented with 1.2V 0.13 mu m 1P8M technology, this decoder, correcting up to 16 errors, can operate at 300MHz and reach a 2.4Gb/s data rate. The total gate count is about 54K and the core size is 0.36mm(2). The average power consumption is 20.2m W.en_US
dc.language.isoen_USen_US
dc.titleUniversal architectures for Reed-Solomon error-and-erasure decoderen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ASSCC.2005.251707en_US
dc.identifier.journal2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage229en_US
dc.citation.epage232en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000240872200058-
顯示於類別:會議論文


文件中的檔案:

  1. 000240872200058.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。