完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, HWen_US
dc.contributor.authorChung, SSen_US
dc.contributor.authorWong, SCen_US
dc.contributor.authorHuang, GWen_US
dc.date.accessioned2014-12-08T15:25:49Z-
dc.date.available2014-12-08T15:25:49Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8262-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/18265-
dc.description.abstractTwo important models, which are crucial to the RF CMOS, are the gate resistance and substrate resistance. Both are closely related to the development of accurate device and/or circuit models, such as noise. From the experimental observations, we found that the gate resistance depends largely on the bias and temperature. It will greatly impact the device performance at high frequency. For the first time, a simple and analytical physical-based gate resistance model is developed in this paper and has been implemented in Spice. The gate resistance is modeled by a parallel interconnection of the intrinsic gate resistance and a resistance coupled from the channel. The Spice simulation result of this model is more accurate than that of using a constant R-g model. A constant Rg model will overestimate the value of Y-11. While, in contrast, the proposed nonlinear gate resistance model with both bias and frequency dependent feature can achieve very good accuracy.en_US
dc.language.isoen_USen_US
dc.titleAn accurate RF CMOS gate resistance model compatible with HSPICEen_US
dc.typeProceedings Paperen_US
dc.identifier.journalICMTS 2004: PROCEEDINGS OF THE 2004 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURESen_US
dc.citation.spage227en_US
dc.citation.epage230en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000222087700042-
顯示於類別:會議論文