Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Ker, MD | en_US |
| dc.contributor.author | Chang, WJ | en_US |
| dc.contributor.author | Lo, WY | en_US |
| dc.date.accessioned | 2014-12-08T15:25:51Z | - |
| dc.date.available | 2014-12-08T15:25:51Z | - |
| dc.date.issued | 2004 | en_US |
| dc.identifier.isbn | 0-7695-2093-6 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/18284 | - |
| dc.description.abstract | ESD protection design for mixed-voltage I/O interfaces with the low-voltage-triggered PNP (LVTPNP) devices is proposed in this paper. The LVTPNP, by inserting N+ or P+ diffusion across the junction between N-well and P-substrate of the PNP devices, is designed to protect the mixed-voltage I/O pads for signals with voltage levels higher than VDD (over-VDD) and lower than VSS (under-VSS). The experimental results in a 0.35-mum CMOS process have proven that the ESD level of the proposed LVTPNP is higher than that of the traditional PNP device. | en_US |
| dc.language.iso | en_US | en_US |
| dc.title | Low-voltage-triggered PNP devices for ESD protection design in mixed-voltage I/O interface with over-VDD and under-VSS signal levels | en_US |
| dc.type | Proceedings Paper | en_US |
| dc.identifier.journal | ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS | en_US |
| dc.citation.spage | 433 | en_US |
| dc.citation.epage | 438 | en_US |
| dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
| dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
| dc.identifier.wosnumber | WOS:000221356900071 | - |
| Appears in Collections: | Conferences Paper | |

