Full metadata record
DC FieldValueLanguage
dc.contributor.authorKer, MDen_US
dc.contributor.authorChang, WJen_US
dc.contributor.authorLo, WYen_US
dc.date.accessioned2014-12-08T15:25:51Z-
dc.date.available2014-12-08T15:25:51Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7695-2093-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/18284-
dc.description.abstractESD protection design for mixed-voltage I/O interfaces with the low-voltage-triggered PNP (LVTPNP) devices is proposed in this paper. The LVTPNP, by inserting N+ or P+ diffusion across the junction between N-well and P-substrate of the PNP devices, is designed to protect the mixed-voltage I/O pads for signals with voltage levels higher than VDD (over-VDD) and lower than VSS (under-VSS). The experimental results in a 0.35-mum CMOS process have proven that the ESD level of the proposed LVTPNP is higher than that of the traditional PNP device.en_US
dc.language.isoen_USen_US
dc.titleLow-voltage-triggered PNP devices for ESD protection design in mixed-voltage I/O interface with over-VDD and under-VSS signal levelsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGSen_US
dc.citation.spage433en_US
dc.citation.epage438en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000221356900071-
Appears in Collections:Conferences Paper