完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSung, CCen_US
dc.contributor.authorChou, MFen_US
dc.contributor.authorWu, CCen_US
dc.contributor.authorChen, CSen_US
dc.contributor.authorWen, KAen_US
dc.contributor.authorChang, CYen_US
dc.date.accessioned2014-12-08T15:25:54Z-
dc.date.available2014-12-08T15:25:54Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8656-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/18354-
dc.description.abstractA low power CMOS receiver for ultra-wideband (UWB) wireless applications is presented. The low-noise amplifier (LNA) building block employing stagger tuning technique consists of two common-source stages with different resonance frequencies to achieve low power consumption and wide operating bandwidth. In addition, the variable gain amplifier (VGA) follows the passive mixer employs a novel wide-range pseudo-exponential circuit topology. This work was implemented in 0.18-mu m CMOS process exhibits 280-MHz bandwidth and draws 27.4 mA on average from a 1.8-V supply. The receiver has a minimum noise figure of 2.6 dB, and maximum IIP3 of -33 dBm across the UWB group 1 bands.en_US
dc.language.isoen_USen_US
dc.titleLow power CMOS wideband receiver designen_US
dc.typeProceedings Paperen_US
dc.identifier.journal16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGSen_US
dc.citation.spage287en_US
dc.citation.epage290en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000227491900068-
顯示於類別:會議論文