完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Sung, CC | en_US |
dc.contributor.author | Chou, MF | en_US |
dc.contributor.author | Wu, CC | en_US |
dc.contributor.author | Chen, CS | en_US |
dc.contributor.author | Wen, KA | en_US |
dc.contributor.author | Chang, CY | en_US |
dc.date.accessioned | 2014-12-08T15:25:54Z | - |
dc.date.available | 2014-12-08T15:25:54Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.isbn | 0-7803-8656-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18354 | - |
dc.description.abstract | A low power CMOS receiver for ultra-wideband (UWB) wireless applications is presented. The low-noise amplifier (LNA) building block employing stagger tuning technique consists of two common-source stages with different resonance frequencies to achieve low power consumption and wide operating bandwidth. In addition, the variable gain amplifier (VGA) follows the passive mixer employs a novel wide-range pseudo-exponential circuit topology. This work was implemented in 0.18-mu m CMOS process exhibits 280-MHz bandwidth and draws 27.4 mA on average from a 1.8-V supply. The receiver has a minimum noise figure of 2.6 dB, and maximum IIP3 of -33 dBm across the UWB group 1 bands. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Low power CMOS wideband receiver design | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS | en_US |
dc.citation.spage | 287 | en_US |
dc.citation.epage | 290 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000227491900068 | - |
顯示於類別: | 會議論文 |