Full metadata record
DC FieldValueLanguage
dc.contributor.authorWang, YYen_US
dc.contributor.authorPeng, YTen_US
dc.contributor.authorTsai, CJen_US
dc.date.accessioned2014-12-08T15:25:57Z-
dc.date.available2014-12-08T15:25:57Z-
dc.date.issued2004en_US
dc.identifier.urihttp://hdl.handle.net/11536/18393-
dc.description.abstractIn this paper, a new complexity-reduced method and its hardware architecture for motion estimation and the in-loop filter for MPEG-4 AVC/H.264 is proposed. The feature of the proposed method is focused on the computation reduction for the motion search algorithm among multiple reference frames and the mode partition determination. Furthermore, to verify the functionality and performance of the proposed hardware design, an emulation board platform, the ARM Integrator, is used for H.264 hardware/software co-development. The experimental results show that the proposed method has excellent performance with little or no degradation of coding efficiency.en_US
dc.language.isoen_USen_US
dc.titleVLSI architecture design of motion estimator and in-loop filter for MPEG-4 AVC/H.264 encodersen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGSen_US
dc.citation.spage149en_US
dc.citation.epage152en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000223124000038-
Appears in Collections:Conferences Paper