完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, BFen_US
dc.contributor.authorLin, CFen_US
dc.date.accessioned2014-12-08T15:26:04Z-
dc.date.available2014-12-08T15:26:04Z-
dc.date.issued2003en_US
dc.identifier.isbn0-7803-7761-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/18473-
dc.description.abstractIn this paper, we propose a fast pipeline VLSI architecture for ID lifting-based discrete wavelet transform (DWT). This design method merges the filtering steps called the predictor and updater into one single step. Based on this modified algorithm, we explore the data dependency of the input and output signals, and thus make the pipeline design more efficiently for hardware implementation under the same processor elements proposed in previous works. Moreover, the inverse DWT case also adopts the same architecture as the forward DWT. Finally, the area and the working frequency of the proposed architecture in 0.35um technology are 2.511 x 2.510 mm(2), and 150 MHz, respectively.en_US
dc.language.isoen_USen_US
dc.titleA rescheduling and fast pipeline VLSI architecture for lifting-based discrete wavelet transformen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONSen_US
dc.citation.spage732en_US
dc.citation.epage735en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000184781400184-
顯示於類別:會議論文