Full metadata record
DC FieldValueLanguage
dc.contributor.authorLin, TJen_US
dc.contributor.authorChang, CCen_US
dc.contributor.authorLee, CCen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:26:22Z-
dc.date.available2014-12-08T15:26:22Z-
dc.date.issued2003en_US
dc.identifier.isbn0-7695-2025-1en_US
dc.identifier.issn1063-6404en_US
dc.identifier.urihttp://hdl.handle.net/11536/18722-
dc.description.abstractThe VLIW processors with static instruction scheduling and thus deterministic execution times are very suitable for high-performance real-time DSP applications. But the two major weaknesses in VLIW processors prevent the integration of more functional units (FU) for a higher instruction issuing rate - the dramatically growing complexity in the register file (RF), and the poor code density. In this paper, we propose a novel ring-structure RF, which partitions the centralized RF into 2N sub-blocks with an explicit N-by-N switch network for N FU. Each sub-block only requires access ports for a single FU We also propose the hierarchical VLIW encoding with variable-length RISC-like instructions and NOP removal. The ring-structure RF saves 91.88% silicon area and reduces 77.35% access time of the centralized RF. Our simulation. results show that the proposed instruction set architecture with the exposed ring-structure RF has comparable performance with the state-of-the-art DSP processors. Moreover, the hierarchical VLIW encoding can save 32%similar to50% code sizes.en_US
dc.language.isoen_USen_US
dc.titleAn efficient VLIW DSP architecture for baseband processingen_US
dc.typeProceedings Paperen_US
dc.identifier.journal21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGSen_US
dc.citation.spage307en_US
dc.citation.epage312en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000186707900047-
Appears in Collections:Conferences Paper