Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lin, TJ | en_US |
dc.contributor.author | Chang, CC | en_US |
dc.contributor.author | Lee, CC | en_US |
dc.contributor.author | Jen, CW | en_US |
dc.date.accessioned | 2014-12-08T15:26:22Z | - |
dc.date.available | 2014-12-08T15:26:22Z | - |
dc.date.issued | 2003 | en_US |
dc.identifier.isbn | 0-7695-2025-1 | en_US |
dc.identifier.issn | 1063-6404 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18722 | - |
dc.description.abstract | The VLIW processors with static instruction scheduling and thus deterministic execution times are very suitable for high-performance real-time DSP applications. But the two major weaknesses in VLIW processors prevent the integration of more functional units (FU) for a higher instruction issuing rate - the dramatically growing complexity in the register file (RF), and the poor code density. In this paper, we propose a novel ring-structure RF, which partitions the centralized RF into 2N sub-blocks with an explicit N-by-N switch network for N FU. Each sub-block only requires access ports for a single FU We also propose the hierarchical VLIW encoding with variable-length RISC-like instructions and NOP removal. The ring-structure RF saves 91.88% silicon area and reduces 77.35% access time of the centralized RF. Our simulation. results show that the proposed instruction set architecture with the exposed ring-structure RF has comparable performance with the state-of-the-art DSP processors. Moreover, the hierarchical VLIW encoding can save 32%similar to50% code sizes. | en_US |
dc.language.iso | en_US | en_US |
dc.title | An efficient VLIW DSP architecture for baseband processing | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS | en_US |
dc.citation.spage | 307 | en_US |
dc.citation.epage | 312 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000186707900047 | - |
Appears in Collections: | Conferences Paper |