標題: | High-speed memory-saving architecture for the embedded block coding in JPEG2000 |
作者: | Hsiao, YT Lin, HD Lee, KB Jen, CW 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2002 |
摘要: | This paper presents a high-speed, memory-saving architecture for the embedded block coding algorithm in JPEG2000. The architecture is based on the proposed memory-saving algorithm that can achieve 4K bits reduction in the memory requirement (20% less than conventional approaches) without degrading the delay of the critical path. By exploiting the characteristic that the input symbols of the arithmetic coder in JPEG200 have highly skewed distribution, a simple renormalization strategy is adopted for the code-string register in our pipelined MQ Coder design to enhance the clock rate. The overall design is fully implemented in a chip using TSMC 0.35mum CMOS technology. The chip can operate up to 142 MHz at post-layout simulation and is capable of many applications. |
URI: | http://hdl.handle.net/11536/18822 |
ISBN: | 0-7803-7448-7 |
期刊: | 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS |
起始頁: | 133 |
結束頁: | 136 |
顯示於類別: | 會議論文 |