完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, KWen_US
dc.contributor.authorWang, YLen_US
dc.contributor.authorChang, Len_US
dc.contributor.authorLiu, CWen_US
dc.contributor.authorLin, YKen_US
dc.contributor.authorWang, TCen_US
dc.contributor.authorChang, STen_US
dc.contributor.authorLo, KYen_US
dc.date.accessioned2014-12-08T15:26:47Z-
dc.date.available2014-12-08T15:26:47Z-
dc.date.issued2001en_US
dc.identifier.isbn0-7803-6731-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/19050-
dc.identifier.urihttp://dx.doi.org/10.1109/ISSM.2001.962962en_US
dc.description.abstractThe low-K films and higher multiple stacked layers would be widely applied for ultra large-scale integrated circuits [1][2]. However for 8" (200mm) or 12" (300mm) wafer the phenomena of wafer edge collapsing in higher interlayer low-K dielectric film causes from CMP polishing effect. (Shown in Fig. 1). Conventionally a amount of work has been developed in the optimization of different parameters, such as low pressure and high speed [3], metal dummy filling [4], harder pad used [4], and design of polishing head in order to resolve the problems. But these methods only engaged in design of experiment, not addressed in CMP theory of edge collapsing and controlling way. In this paper we will discuss the theory applied in Preston equation to explain the polishing behavior in wafer edge. In advance, to implement the theory, we adopted novel strategies, including of different polishing head (sweep) vibration and pad edge sprayer methods, even new wafer retaining ring design and novel delivery slurry methods in advance. The characteristics of within wafer nonuniformity and edge profile against CMP polishing low-k films, fluorinated silicate glass (FSG), would be evaluated in this new strategy action. Besides, the dimension of metal line and VIA, and edge die-yield can be directly responded to the edge profile improvement. From the action results, the average 7 similar to 10% yield improvement of 0.18 technology can be achieved, especially 15% edge-die yield improvement. The edge profile could promote the phenomena of no collapsing from the original 75 mm to 95 mm of wafer center-to-edge distance, excluding 3 mm edge of 8-inch wafer. These high efficient strategies for within-wafer planarization and edge profile is also proven and fulfilled with the reducing over 50% VIA CD deviation on the rule of lithography.en_US
dc.language.isoen_USen_US
dc.subjectfluorinated silicate glass (FSG)en_US
dc.subjectchemical-mechanical planarization (CMP)en_US
dc.subjectuniformityen_US
dc.subjectwafer edgeen_US
dc.subjectpolishing pathen_US
dc.subjecthead sweep profileen_US
dc.subjectand edge sprayeren_US
dc.titleNovel strategies of FSG-CMP for within-wafer uniformity improvement and wafer edge yield enhancement beyond 0.18 micro technologiesen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ISSM.2001.962962en_US
dc.identifier.journal2001 IEEE INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGSen_US
dc.citation.spage259en_US
dc.citation.epage261en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000172618300062-
顯示於類別:會議論文


文件中的檔案:

  1. 000172618300062.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。