Full metadata record
DC FieldValueLanguage
dc.contributor.authorOu, Shih-Haoen_US
dc.contributor.authorLin, Tay-Jyien_US
dc.contributor.authorDeng, Xiang Shengen_US
dc.contributor.authorZhuo, Zhi Hongen_US
dc.contributor.authorLiu, Chih Weien_US
dc.date.accessioned2014-12-08T15:03:22Z-
dc.date.available2014-12-08T15:03:22Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-1921-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/1919-
dc.description.abstractModern architectures exploit task level parallelism to improve their performance in a cost-effective manner. However, task synchronization and management Is time consuming and wastes computing resources especially on application-specific architectures, such as DSP. In this paper, we propose a smart coprocessor interface that helps to offload the task management job from MPU or DSP. In our simulations, our approach can improve the overall performance of a dual-core platform by 57%. The hardware overhead of the interface is only 1.56% of the DSP core.en_US
dc.language.isoen_USen_US
dc.titleMultithreaded coprocessor interface for multi-core multimedia SoCen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2en_US
dc.citation.spage21en_US
dc.citation.epage22en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000257065100009-
Appears in Collections:Conferences Paper