完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Wei-Shengen_US
dc.contributor.authorHong, Yu-Ruen_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.contributor.authorHuang, Ya-Shihen_US
dc.date.accessioned2014-12-08T15:03:24Z-
dc.date.available2014-12-08T15:03:24Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-1921-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/1941-
dc.description.abstractIn deep submicron technology, wire delay is no longer negligible and is gradually dominating the system latency. Some state-of-the-art architectural synthesis flows adopt the distributed register (DR) architecture to cope with this increasing latency. The DR architecture, though allows multicycle communication, introduces extra overhead on interconnect resource. In this paper, we propose the Regular Distributed Register - Global Resource Sharing (RDR-GRS) architecture to enable global sharing of interconnects and registers. Based on the RDR-GRS architecture, we further define the channel and register allocation problem as a path scheduling problem of data transfers. A formal and flexible formulation of this problem is then presented and optimally solved by Integer Linear Programming (ILP). Experimental results show that RDR-GRS/ILP can averagely reduce 58% wires and 35% registers compared to the previous work.en_US
dc.language.isoen_USen_US
dc.titleA multicycle communication architecture and synthesis flow for global interconnect resource sharingen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2en_US
dc.citation.spage76en_US
dc.citation.epage81en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000257065100020-
顯示於類別:會議論文