Full metadata record
DC FieldValueLanguage
dc.contributor.authorChen, JMen_US
dc.contributor.authorWei, CHen_US
dc.date.accessioned2014-12-08T15:27:16Z-
dc.date.available2014-12-08T15:27:16Z-
dc.date.issued1998en_US
dc.identifier.isbn0-7803-5146-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/19500-
dc.description.abstractIn this paper, we present a simple real-time parallel architecture for CMOS VLSI implementation of Ziv-Lempel (LZ type) data compression system. This encoding system employs a linear systolic array to find concurrently the matches between each input data character and its corresponding dictionary. A new encoding architecture is proposed to improve the encoding speed and reduce the hardware complexity for the encoding cells. The access time of memory is reduced to save its power consumption for high-speed applications. The encoder encodes one character( more than 8 bits)per encoding cycle. The clock rate by Verilog simulator can be constrainted below 12ns by 0.6um CMOS technology process.en_US
dc.language.isoen_USen_US
dc.titleA novel VLSI design for Ziv-Lempel data compressionen_US
dc.typeProceedings Paperen_US
dc.identifier.journalAPCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMSen_US
dc.citation.spage739en_US
dc.citation.epage742en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000079541400186-
Appears in Collections:Conferences Paper