完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, JM | en_US |
dc.contributor.author | Wei, CH | en_US |
dc.date.accessioned | 2014-12-08T15:27:16Z | - |
dc.date.available | 2014-12-08T15:27:16Z | - |
dc.date.issued | 1998 | en_US |
dc.identifier.isbn | 0-7803-5146-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19500 | - |
dc.description.abstract | In this paper, we present a simple real-time parallel architecture for CMOS VLSI implementation of Ziv-Lempel (LZ type) data compression system. This encoding system employs a linear systolic array to find concurrently the matches between each input data character and its corresponding dictionary. A new encoding architecture is proposed to improve the encoding speed and reduce the hardware complexity for the encoding cells. The access time of memory is reduced to save its power consumption for high-speed applications. The encoder encodes one character( more than 8 bits)per encoding cycle. The clock rate by Verilog simulator can be constrainted below 12ns by 0.6um CMOS technology process. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A novel VLSI design for Ziv-Lempel data compression | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS | en_US |
dc.citation.spage | 739 | en_US |
dc.citation.epage | 742 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000079541400186 | - |
顯示於類別: | 會議論文 |