Full metadata record
DC FieldValueLanguage
dc.contributor.authorShieh, BJen_US
dc.contributor.authorLee, YSen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:27:17Z-
dc.date.available2014-12-08T15:27:17Z-
dc.date.issued1998en_US
dc.identifier.isbn0-7803-4455-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/19539-
dc.description.abstractVariable-Length Code (VLC) is the most popular data compression technique. Therefore, a high throughput Variable-Length Decoder (VLD) is required in many applications. In this paper, we propose 2 simple modified methods which can increase throughput of memory-based two-bit structure Variable-Length Decoder system [1]*. The additional hardware of modified architecture is some control unit and a little memory space. The overall system still consists of control unit, arithmetic unit and memory. Simulation results show that the decompression rate based on 0.6um CMOS process and MPEG2 coding table-15 can achieve 720M bits/s with 100MHz clock rate.en_US
dc.language.isoen_USen_US
dc.titleA high throughput variable length decoder with modified memory based architectureen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6en_US
dc.citation.spageA486en_US
dc.citation.epageA489en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000075224600274-
Appears in Collections:Conferences Paper