完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Shieh, BJ | en_US |
dc.contributor.author | Lee, YS | en_US |
dc.contributor.author | Lee, CY | en_US |
dc.date.accessioned | 2014-12-08T15:27:17Z | - |
dc.date.available | 2014-12-08T15:27:17Z | - |
dc.date.issued | 1998 | en_US |
dc.identifier.isbn | 0-7803-4455-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19539 | - |
dc.description.abstract | Variable-Length Code (VLC) is the most popular data compression technique. Therefore, a high throughput Variable-Length Decoder (VLD) is required in many applications. In this paper, we propose 2 simple modified methods which can increase throughput of memory-based two-bit structure Variable-Length Decoder system [1]*. The additional hardware of modified architecture is some control unit and a little memory space. The overall system still consists of control unit, arithmetic unit and memory. Simulation results show that the decompression rate based on 0.6um CMOS process and MPEG2 coding table-15 can achieve 720M bits/s with 100MHz clock rate. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A high throughput variable length decoder with modified memory based architecture | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6 | en_US |
dc.citation.spage | A486 | en_US |
dc.citation.epage | A489 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000075224600274 | - |
顯示於類別: | 會議論文 |