完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, THen_US
dc.contributor.authorLiu, SJen_US
dc.date.accessioned2014-12-08T15:27:27Z-
dc.date.available2014-12-08T15:27:27Z-
dc.date.issued1997en_US
dc.identifier.isbn0-9648666-8-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/19712-
dc.description.abstractIn this paper, we present a fault tolerant ATM switch based on the shared memory architecture [6]. We study first the effect of a single fault to an ATM switch. Basically, a single fault in an ATM switch results in cell mis-delivery, out-of-sequence, corruption, and/or loss. We propose to add output port address, sequence number, and CRC checking to each cell for on-line fault detection. Some single faults which cause cell loss cannot be detected without wing multiple switch copies. Therefore, we propose to we a duplex system for detecting these faults and also for fault tolerant. We then design a fault tolerant switch based on the shared memory architecture [6]. Our proposed implementation can tolerate a single fault without losing cells in most cases.en_US
dc.language.isoen_USen_US
dc.subjectATMen_US
dc.subjectfault toleranceen_US
dc.subjectmemory switchen_US
dc.titleA fault tolerant shared memory ATM switchen_US
dc.typeProceedings Paperen_US
dc.identifier.journalINTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-III, PROCEEDINGSen_US
dc.citation.spage1673en_US
dc.citation.epage1682en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000167624100210-
顯示於類別:會議論文