完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, TH | en_US |
dc.contributor.author | Liu, SJ | en_US |
dc.date.accessioned | 2014-12-08T15:27:27Z | - |
dc.date.available | 2014-12-08T15:27:27Z | - |
dc.date.issued | 1997 | en_US |
dc.identifier.isbn | 0-9648666-8-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19712 | - |
dc.description.abstract | In this paper, we present a fault tolerant ATM switch based on the shared memory architecture [6]. We study first the effect of a single fault to an ATM switch. Basically, a single fault in an ATM switch results in cell mis-delivery, out-of-sequence, corruption, and/or loss. We propose to add output port address, sequence number, and CRC checking to each cell for on-line fault detection. Some single faults which cause cell loss cannot be detected without wing multiple switch copies. Therefore, we propose to we a duplex system for detecting these faults and also for fault tolerant. We then design a fault tolerant switch based on the shared memory architecture [6]. Our proposed implementation can tolerate a single fault without losing cells in most cases. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | ATM | en_US |
dc.subject | fault tolerance | en_US |
dc.subject | memory switch | en_US |
dc.title | A fault tolerant shared memory ATM switch | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-III, PROCEEDINGS | en_US |
dc.citation.spage | 1673 | en_US |
dc.citation.epage | 1682 | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
dc.contributor.department | Institute of Communications Engineering | en_US |
dc.identifier.wosnumber | WOS:000167624100210 | - |
顯示於類別: | 會議論文 |