完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, KCen_US
dc.contributor.authorLee, JEen_US
dc.date.accessioned2014-12-08T15:27:27Z-
dc.date.available2014-12-08T15:27:27Z-
dc.date.issued1997en_US
dc.identifier.isbn0-7803-3583-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/19719-
dc.description.abstractThis gaper presents a parallel pattern compiled code logic simulator which can handle the transport delay as well as the inertial delay of the logic gate. It uses Potential-Change Frame, incorporating with inertial functions, to execute event-canceling operation for gates, thus eliminating the conventional time wheel mechanism. As a result, it can adopt the parallel pattern strategy to increase the simulation speed. Furthermore, it is a compiled code simulator, which further improves its performance. Experimental results show that it surpasses significantly over the conventional time wheel. event-driven simulator in the simulation speed. In addition, it is also found that, significant percentage (27%) of hazards should be eliminated when only the transport delay is considered in the simulation.en_US
dc.language.isoen_USen_US
dc.titleA compiled-code parallel pattern logic simulator with inertial delay modelen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGEen_US
dc.citation.spage1716en_US
dc.citation.epage1719en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1997BJ47Z00430-
顯示於類別:會議論文