Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Wang, PA | en_US |
dc.contributor.author | Tsai, WC | en_US |
dc.contributor.author | Shung, GB | en_US |
dc.date.accessioned | 2014-12-08T15:27:27Z | - |
dc.date.available | 2014-12-08T15:27:27Z | - |
dc.date.issued | 1997 | en_US |
dc.identifier.isbn | 0-7803-3583-X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19721 | - |
dc.description.abstract | In this paper, we propose several new VLSI architectures to reduce the hardware complexity and to increase the computation speed of the RSA Public-Key Cryptosystem. BY applying LSB-first algorithm in modular exponentiation, a different pipelining method is presented for area optimization. We modified the Montgomery algorithm in two way: (1) interleave each iteration to pipeline the critical path and (2) update the parallel input on every cycle for serial squaring. The first technique implies that the minimum cycle time can be reduced to approximately one half as before, and the second technique enables more efficient computations. We compare our architectures with the previously proposed architectures and found that our architectures offer a factor of two reduction in Area-Time product. | en_US |
dc.language.iso | en_US | en_US |
dc.title | New VLSI architectures of RSA public-key cryptosystem | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE | en_US |
dc.citation.spage | 2040 | en_US |
dc.citation.epage | 2043 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1997BJ47Z00511 | - |
Appears in Collections: | Conferences Paper |