完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJung, SLen_US
dc.contributor.authorChang, MYen_US
dc.contributor.authorJyang, JYen_US
dc.contributor.authorHuang, HSen_US
dc.contributor.authorYeh, LCen_US
dc.contributor.authorTzou, YYen_US
dc.date.accessioned2014-12-08T15:27:30Z-
dc.date.available2014-12-08T15:27:30Z-
dc.date.issued1997en_US
dc.identifier.isbn0-7803-3773-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/19769-
dc.description.abstractThis paper presents an FPGA-based multiple-loop control scheme for the regulation of the PWM inverters used in UPS. The proposed control scheme incorporates an inner current loop with an outer voltage loop to regulate the output voltage of the PWM inverter, which is expected to be sinusoidal. The corresponding control gains are designed through deadbeat theory so that the inverter can achieve fast dynamic response. An output voltage decoupling mechanism and a load disturbance compensation scheme have been proposed to improve the stiffness of the controlled PWM inverter. The developed digital controller has been realized by a RAM-based FPGA XC4010 to verify its effectiveness. The simulation and experimental results show that the output voltage of the controlled PWM inverter has good transient response and little distortion under rough load conditions.en_US
dc.language.isoen_USen_US
dc.titleDesign and implementation of an FPGA-based control IC for the single-phase PWM inverter used in an UPSen_US
dc.typeProceedings Paperen_US
dc.identifier.journal1997 INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS, PROCEEDINGS, VOLS 1 AND 2en_US
dc.citation.spage344en_US
dc.citation.epage349en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:A1997BJ47V00059-
顯示於類別:會議論文